Sublogarithmic uniform Boolean proof nets
(Rapport interne LIPN - Janvier 2011)

Clément Aubert*
LIPN – UMR7030, CNRS – Université Paris 13, 99 av. J.-B. Clément, 93430 Villetaneuse, France

Introduction

Boolean proof nets were introduced by Terui in [8] to study the implicit complexity of proofs nets for Multiplicative Linear Logic [4] comparatively to Boolean circuits. Those two models of parallel computation were successfully linked using a proofs-as-programs framework, which match up cut-elimination in proof nets with evaluation in circuits. Surprisingly [8] does not take into account uniformity, which guarantee that the resources needed to build a family of Boolean circuits is inferior to the computational power it will deliver. [7] and [6] studied the Boolean proof nets in a uniform way and introduced some non-determinism in it. As their translation from Boolean circuit families to Boolean proof net families is in logspace (L), it remained unknown if the results were still valid when applied to sublogarithmic classes of complexity, that is to say AC⁰ and NC¹. By restricting the Boolean proof net we use, this paper offers a new proof of the correspondence between circuits and proof nets and extend it to constant-depth circuits.

Boolean circuits ([9], section 1) and proof nets ([3], section 3) are canonical model of parallel computation, but the latter was mostly seen from the viewpoint of sequential implicit complexity. To evaluate a proof net is to eliminates its cuts, but to do so with suitable bounds we need to define a parallel elimination. Trying to apply the two usual rules of rewriting (→m and →a) in parallel leads to critical pairs, so we are forced to define a new kind of cuts (tightening-cuts) and a new rewriting rule (→t). The simulation of this reduction rule by Boolean circuits needs UstConn₂ gates to be made elegantly.

The proof nets we study are for Multiplicative Linear Logic with unbounded arity (MLLu, section 2) and because of the linearity of this logic, we are forced to keep track of the partial results generated by the evaluation that are unused in the result. Boolean proof nets (section 4) – as introduced by Terui – have an expensive way of manipulating this garbage. In this paper we introduce proof circuits (section 5) as a refinement of the Boolean proof nets that are simpler to manipulate. By internalizing the composition of the proof nets simulating Boolean functions, we reduce the size of the proof net simulating the Boolean circuits. In section 6 we conclude our paper with our mains result (theorem 2): there exists a constant-depth reduction from Boolean circuit families to proof circuit families. So our new framework offered a variant of the proofs for complexity results and extended them to small classes of complexity, in an uniform way.

1 Boolean circuits

Boolean circuits (definition 2) are of great interest in the study of complexity, for instance because of the efficiency of their parallel evaluation. One of their feature is that they work only on inputs of fixed

*Work partially supported by the French project Complice (ANR-08-BLANC-0211-01).
length, and that forces us to deal with families of Boolean circuits – and there arises the question of uniformity (definition 4).

**Definition 1** (Boolean function). A \( n \)-ary Boolean function \( f^n \) is a map from \([0, 1]^n \) to \([0, 1]\). A Boolean function family is a sequence \( f = (f^n)_{n \in \mathbb{N}} \) and a basis is a set of Boolean functions and Boolean function families. We set:
\[
\mathcal{B}_0 = \{ \neg, \lor, \land \} \quad \text{and} \quad \mathcal{B}_1 = \{ \neg, (\lor^n)_{n \geq 2}, (\land^n)_{n \geq 2} \}
\]
The Boolean function \( \text{UstConn}_2 \), given in input an undirected graph \( G \) of degree at most 2 and two nodes \( s \) and \( t \), outputs 1 iff there is a path between \( s \) and \( t \) in \( G \).

**Definition 2** (Boolean circuits). Given a basis \( \mathcal{B} \), a **Boolean circuit over** \( \mathcal{B} \) with \( n \) inputs \( C_n \) is a directed acyclic finite and labeled graph. The nodes of fan-in 0 are called inputs nodes and are labeled with \( x_1, \ldots, x_n, 0, 1 \). Non-input nodes are called gates and are labeled with a Boolean function from \( \mathcal{B} \) whose arity coincides with the fan-in of the gate. There is a unique node of fan-out 0 which is the output node.

The **depth** of a Boolean circuit \( C_n \) \( d(C_n) \) is the length of the longest path between an input node and the output node. Its **size** \( |C_n| \) is its number of nodes. We will only consider Boolean circuits of size \( n^{O(1)} \), that is to say polynomial in the size of the input.

\( C_n \) with \( n \) inputs accepts a word \( w = w_1 \ldots w_n \in \{0, 1\}^n \) if \( C_n \) evaluates to 1 when \( w_1, \ldots, w_n \) are respectively assigned to \( x_1, \ldots, x_n \). A family of Boolean circuits is an infinite sequence \( C = (C_n)_{n \in \mathbb{N}} \) of Boolean circuits, \( C \) accepts a language \( X \subseteq \{0, 1\}^* \) if for all \( i \in \mathbb{N} \), for all \( w \in X \cap \{0, 1\}^i \), \( C_i \) accepts \( w \).

We restrict our study to decisional circuit, but using circuits with more than one output – as in our reduction page 10 – does not change our results.

**Definition 3** (Direct Connection Language [9]). Given \( \{ \} \) a suitable coding of integers and \( C = (C_n)_{n \in \mathbb{N}} \) a family of Boolean circuits over a basis \( \mathcal{B} \), its **Direct Connection Language** – written \( \text{DC}(C) \) – is the set of tuples \( < y, \overline{g}, \overline{p}, \overline{b} > \), such that for \( |y| = n \), we have: \( g \) is a gate in \( C_n \), labeled with \( b \in \mathcal{B} \) if \( p = 1 \), else \( b \) is its \( p^{th} \) predecessor.

**Definition 4** (Uniformity [1]). A family \( C \) is said to be \( \text{DLOGTIME-uniform} \) if there exists a deterministic Turing Machine that given \( \text{DC}(C), n \) and \( \mathcal{B} \) outputs in time \( O(\log(|C_n|)) \) any information (position, label or predecessors) about the gate \( g \) in \( C_n \).

Despite the fact that a \( \text{DLOGTIME} \) Turing Machine has more computational power than a constant-depth circuit, “a consensus has developed among researchers in circuit complexity that this \( \text{DLOGTIME} \) uniformity is the ‘right’ uniformity condition” for small complexity classes [5]. Any further reference to uniformity is to be read as \( \text{DLOGTIME} \) uniformity.

**Definition 5** (\( \text{AC}^i, \text{NC}^i \)). For all \( i \in \mathbb{N} \), given \( \mathcal{B} \) a basis, a language \( X \subseteq \{0, 1\}^* \) belongs to the class \( \text{AC}^i(\mathcal{B}) \) (resp. \( \text{NC}^i(\mathcal{B}) \)) if \( X \) is accepted by a uniform family of polynomial-size, \( \log^i \)-depth Boolean circuits over \( \mathcal{B}_1 \cup \mathcal{B} \) (resp. \( \mathcal{B}_0 \cup \mathcal{B} \)). We set \( \text{AC}^i(\emptyset) = \text{AC}^i \) and \( \text{NC}^i(\emptyset) = \text{NC}^i \).

## 2 MLLu

Rather than using Multiplicative Linear Logic (\( \text{MLL} \)) – which would force us to compose binary connectives to obtains \( n \)-ary connectives – we work with \( \text{MLLu} \) which differs only on the arities of the connectives. We write \( \overrightarrow{A} \) (resp. \( \overleftarrow{A} \)) for an ordered sequence of formulae \( A_1, \ldots, A_n \) (resp. \( A_n, \ldots, A_1 \)).
**Definition 6** (Formulae of MLLu). Given $\alpha$ a literal and $n \geq 2$, formulae of MLLu are:

$$A ::= \alpha \mid \alpha \perp \mid \otimes^n(A) \mid \mathfrak{S}^n(A)$$

Duality is defined with respect to De Morgan’s law:

$$\begin{align*}
(A\perp)\perp & \equiv A \\
(\otimes^n(A))\perp & \equiv \mathfrak{S}^n(A\perp) \\
(\mathfrak{S}^n(A))\perp & \equiv \otimes^n(A\perp)
\end{align*}$$

As for the rest of this article, consider that $A$, $B$ and $D$ will refer to MLLu formulae. $A[B/D]$ denotes $A$ where every occurrence of $B$ is replaced by an occurrence of $D$. We write $A[D]$ if $B = \alpha$.

**Definition 7** (Sequent calculus for MLLu). A sequent of MLLu is of the form $\Gamma \vdash$, where $\Gamma$ is a multiset of formulae. The *inference rules* of MLLu are as follow:

$$\begin{align*}
\Gamma, A & \vdash A, A\perp & \text{ax.} \\
\Gamma_1, A_1 & \vdots & \Gamma_n, A_n & \vdash \otimes^n(\Gamma) \\
\Gamma & \vdash \Gamma_1, \ldots, \Gamma_n, \otimes^n(A) & \text{cut} \\
\Gamma & \vdash \Delta, A\perp & \Gamma & \vdash \mathfrak{S}^n(A) \mathfrak{S}^n
\end{align*}$$

Derivations of MLLu are built with respect to those rules. MLLu has neither weakening nor contraction, but admits implicit exchange and cut-elimination. The formulae $A$ and $A\perp$ in the rule cut are called the cut formulae.

### 3 Proof nets

Proof nets are a parallel syntax for MLLu that abstract away everything irrelevant and only keep the structure of the proofs. We introduce measures (definition 10) on it in order to study their structure and complexity, and a parallel elimination of their cuts (definition 11).

**Definition 8** (Links). We introduce in figure 1 three sorts of links – $\bullet$, $\otimes^n$ and $\mathfrak{S}^n$ – which correspond to MLLu rules.

Both have two kinds of ports: principal ones, indexed by 0 and written below, and auxiliary ones, indexed by $1, \ldots, n$ and written above. The auxiliary ports are ordered, but as we always represent the links as in figure 1, we may safely omit the numbering.

**Remark 1.** There is no sort cut: a cut is represented with an edge between two principal ports.
Sublogarithmic uniform Boolean proof nets

Definition 9 (Judgment and proof net). A judgment is obtained from a derivation of MLLu by associating to every formula an index and to every sequent a description $\mathcal{D}(P)$ of a proof net $P$ which details the way ports are connected by edges. A proof net is obtained by connecting with edges ports of links, with respect to the rules given in figure 2, which associates to a description a proof net.

The type of a proof net $P$ is $\Gamma$ if there exists a judgment $\vdash \Gamma \triangleright \mathcal{D}(P)$: a proof net always has several types, but up to $\alpha$-equivalence (renaming of the literals) we may always assume it as a unique principal type, which is the smallest one (with respect to definition 10). If a proof net may be typed with $\Gamma$, then for every $A$ and $B$ it may be typed with $\Gamma[A/B]$. By extension we will use the notion of type of an edge.

The structures obtained by following those rules respect criterion of correction. For instance two ports of a same link may not be connected, a port may be connected only once and every auxiliary port is connected. We do not have to take into account pseudo nets.

Remark 2. The same proof net – as it abstracts derivations – may be induced by several descriptions. Conversely, several graphs – as representations of proof nets – may correspond to the same proof net: we get round of this difficulty by associating to every proof net one of the drawing with the minimal number of crossings between edges. Two graphs representing proof nets that can be obtained from

Figure 2: From judgments to proof nets
For all $\circ \in \{(\mathfrak{F}^n)_{n \geq 2}, (\mathfrak{S}^n)_{n \geq 2}\}$, $\circ$ may be $\bullet$ in $\rightarrow_m$.

![Diagram](image)

**Figure 3: $t$, $a$- and $m$-reductions**

the same description are taken to be equal.

**Definition 10** (Depth and size of a proof net). The depth of a proof net is defined with respect to its type:

- The depth $d(\alpha)$ of a formula is defined by recurrence:
  
  $d(\alpha) = d(\alpha^\perp) = 1$
  
  $d(\otimes^n(\overline{A})) = d(\mathfrak{F}^n(\overline{A})) = \max(d(A_1), \ldots, d(A_n)) + 1$

- The depth $d(\pi)$ of a derivation $\pi$ is the maximum depth of cut formulae in it.
- The depth $d(P)$ of a proof net $P$ is

$$\min\{d(\pi) \mid \pi \text{ induces a judgment of } \vdash \Gamma \trianglerightD(P) \text{ for some } \Gamma\}$$

- The size $|P|$ of a proof net $P$ is the number of its links.

To make the most of the computational power of proof nets, we need to achieve a speed-up in the number of steps needed to normalize a proof net. If we try roughly to reduce in parallel a cut between two $ax$-links, we are faced with a critical pair. [8] avoids this situation by using a tightening reduction which eliminates in one step all the cuts between axioms. We can then safely reduce all the $a$-cuts in parallel.

**Definition 11** (Cuts and parallel cut-elimination). A cut is an edge between the principal ports of two links. If one of this link is an $ax$-link, two cases occurs:

- if the other link is an $ax$-link, we take the maximal chain of $ax$-link connected by their principal ports and defines this set of cuts as a $t$-cut,
- otherwise the cut is an $a$-cut.

Otherwise it is a $m$-cut and we know that for $n \geq 2$, one link is a $\otimes^n$-link and the other is a $\mathfrak{F}^n$-link.

We define on figure 3 three rewriting rules on the proof nets. For $r \in \{t, a, m\}$, if $Q$ may be obtained from $P$ by erasing all $r$-cuts simultaneously, we write $P \Rightarrow_r Q$. If $P \Rightarrow_t Q$, $P \Rightarrow_a Q$ or $P \Rightarrow_m Q$, we write $P \Rightarrow Q$. To normalize a proof net $P$ is to apply $\Rightarrow$ until we reach a cut-free proof net. $\Rightarrow^*$ is defined as the transitive reflexive closure of $\Rightarrow$. 
**Theorem 1** (Parallel cut-elimination [8]). *Every proof net* $P$ *normalizes in at most* $O(d(P)) *applications of* $\Rightarrow$.

So the time needed to evaluate a proof net is no longer linear in its size: it is relative to its depth – as for the Boolean circuits.

### 4 Boolean proof nets

In order to compare the complexities of proof nets and of Boolean circuits, we need to define how proof nets represent Boolean values (definition 12) and Boolean functions (definition 13). To study them in a uniform framework we define their Direct Connection Language (definition 14), very similar to the Direct Connection Language for Boolean circuits.

**Definition 12** (Boolean type, 0 and 1 [8]). Let $b_0$ and $b_1$ be the two proof nets of type

\[ B = \mathcal{Y}^3(\alpha^\perp, \alpha^\perp, \alpha \otimes \alpha) \]

respectively used to represent false and true:

\[
\mathcal{D}(b_0) = \text{par}_{s}^{q,p,r}(\text{tenseur}_r^{p,q}(ax_p, ax_q))
\]

\[
\mathcal{D}(b_1) = \text{par}_{s}^{q,d,r}(\text{tenseur}_r^{p,q}(ax_p, ax_q))
\]

We write $\overline{b}$ for $b_{i_1}, \ldots, b_{i_n}$ for $i \in \{0,1\}$.

As we can see, $b_0$ and $b_1$ differs on their planarity: descriptions and proof nets exhibits the exchanges that were kept implicit in derivations.

**Definition 13** (Boolean proof nets [8]). A *Boolean proof net with n inputs* is a proof net $P(\overline{p})$ of type

\[ \vdash p_1 : B^A[A_1], \ldots, p_n : B^A[A_n], s : \otimes^{1+m}(B[A], D_1, \ldots, D_m) \]

Given $\overline{b}$ of length $n$, $P(\overline{b})$ is obtained by connecting with cuts $p_j$ to $b_{i_j}$ for all $1 \leq j \leq n$. $P(\overline{b}) \Rightarrow^* Q$ where $Q$ is unique, cut-free and for some descriptions $Q_1, \ldots, Q_n$ described by

\[ \text{tensor}(\mathcal{D}(b_i), Q_1, \ldots, Q_m) \text{ for } i \in \{0,1\} . \]

We write $P(\overline{b}) \rightarrow ev, b_i$.

$P(\overline{p})$ represents the Boolean function $f^n$ if for all $w \equiv i_1 \ldots i_n \in \{0,1\}^n$, we have

\[ P(b_{i_1}, \ldots, b_{i_n}) \rightarrow ev, b_{f(w)} \]

We may easily define families of Boolean proof nets and language accepted by a proof net.

The tensor indexed with $s$ in the type is the result tensor: it collects the result of the computation on its first auxiliary port and the garbage – here named $D_1, \ldots, D_m$ – on its other auxiliary ports.
Definition 14 (Direct Connection Language for proof nets [7]). Given $P = (P_n)_{n \in \mathbb{N}}$ a family of Boolean proof nets, its Direct Connection Language – written $L_{DC}(P)$ – is the set of tuples $<y, g, p, b>$ where for $|y| = n$: $g$ is a link in $P_n$, of sort $b$ if $p = \epsilon$ else the $p^{th}$ premise of $g$ is the link $b$.

If $<y, g, 0, b>$ and $<y, b, 0, p>$ belong to $L_{DC}(P)$, there is a cut between $b$ and $p$ in $C_{|y|}$.

The mechanism of computation of Boolean proof nets lies in:

![Diagram]

A proof net of type $B$ connected at $e$ will "select" – according to its planarity or non-planarity—during the normalization which one of $a$ or $b$ is connected to the first auxiliary port of the tensor and so is considered as the result – the other being treated as garbage. Here $r$ is of type $B \otimes B$ but rather that composing Boolean proof nets one by one, we will evacuate garbage as it appears, so our output will be of type $B$.

From now on every edge represented by $\uparrow$ is connected on its right to an auxiliary port numbered with an integer other than 1 of the result tensor.

5 Proof circuits

A proof circuit is a Boolean proof net (fact 1) made out of pieces (definition 15) which represents Boolean functions or constants. Garbage is manipulated in an innovative way.

Definition 15 (Pieces). A piece $\mathcal{P}$ with $i \geq 0$ entries, $j \geq 1$ exits and $k \geq 0$ garbage is one of the set of links connected of the table 1, where $i$ edges are labeled with $e_1, \ldots, e_i$, $j$ edges are labeled with $s_1, \ldots, s_j$ and $k$ edges go to the result tensor.

We have $\mathcal{P} \in \{b_0, b_1, NEG, \{DUPL_i\}_{i \geq 1}, \{DISJ_i\}_{i \geq 2}, \{CONJ_i\}_{i \geq 2}\}$.

Table 1: Pieces

We set $2 \leq j \leq i$. Edges labeled $b_k$ – for $k \in [0, 1]$ – are connected to the edge labeled $s$ of the piece $b_k$. 

![Table 1 Diagram]
Table 1: Pieces – continued from previous page

\[ DUPL_i \equiv \]

If \( i = 2 \), the edge \( a \) equals the edge \( s \).

\[ DISJ_i \equiv \]

\[ CONJ_i \equiv \]
To compose two pieces \( P_1 \) and \( P_2 \) we connect an exit of \( P_1 \) to an entry of \( P_2 \). It is not allowed to loop: we cannot connect an entry and an exit of the same piece.

An entry (resp. an exit) that is not connected to an exit (resp. an entry) of another piece is said to be unconnected.

**Definition 16** (Proof circuits). A proof circuit \( \mathcal{C}_n(\overrightarrow{p}) \) with \( n \) inputs and one output is obtained by composing pieces such that \( n \) entries and one exit are unconnected. If no garbage is created we add a \( \text{DUPL}^i \)-piece connected to the unconnected exit to produce some artificially. Then we add a result tensor whose first edge is connected to the exit – which is also the output of the proof circuit – and the others to the garbage. We then label every unconnected entries with \( p_1, \ldots, p_n \); those are the inputs of the proof circuit.

Given \( \overrightarrow{b} \) of length \( n \), \( \mathcal{C}_n(\overrightarrow{b}) \) is obtained by connecting with cuts \( p_j \) to \( b_{ij} \) for all \( 1 \leq j \leq n \).

**Fact 1.** Every proof circuit is a Boolean proof net.

**Proof.** We prove this fact with a contractibility criterion [2], by induction on the height of the pieces of the proof circuit (counted as the number of pieces from the considered piece to the result tensor).

As a proof circuit can always be typed with

\[ \vdash p_1 : B^+[A_1], \ldots, p_n : B^+[A_n], s : \otimes^{1+m}(B[A], D_1, \ldots, D_m) \]

it is a Boolean proof net.

This fact establishes that proof circuits normalize and output a value, and that it is possible to represent Boolean function with them.

接纳性，谓项有证明电路和证明电路家族的定义，和证明电路的家族的定义]

**Remark 3.** To compose two proof circuits \( \mathcal{C}_1 \) and \( \mathcal{C}_2 \), we remove the result tensor of \( \mathcal{C}_1 \), identifies the unconnected exit of \( \mathcal{C}_1 \) with the selected input of \( \mathcal{C}_2 \), and collect all the garbage with the result tensor of \( \mathcal{C}_2 \). We then label the entries unconnected anew and obtains a proof circuit.

**Definition 17** (PCC\(^i\)). A language \( X \subseteq \{0,1\}^* \) belongs to the class PCC\(^i\) if \( X \) is accepted by a polynomial-size, log\(^i\)-depth uniform family of proof circuits.

**Lemma 1.** For all proof circuit \( \mathcal{C}_n(\overrightarrow{p}) \) and all \( \overrightarrow{b} \), the cuts at maximum depth in \( \mathcal{C}_n(\overrightarrow{b}) \) are between the entry of a piece and a value (a constant \( b_0 \) or \( b_1 \), or an input \( b_{ij} \) for some \( 1 \leq j \leq n \)).

**Proof.** For every piece \( \mathcal{P} \) of \( \mathcal{C}_n(\overrightarrow{b}) \) any cut connecting an input is always of depth superior or equal to the maximal depth of the cuts connecting the outputs. The cuts of \( \mathcal{P} \) that does not connect an input or an output of a piece are always of depth inferior or equal to cuts connecting the inputs.

The depths of the cut formulae slowly increases from the output to the input, and as the inputs that are not connected to other pieces are connected to values, this lemma is proved.

## 6 Results

By using our proof circuits we prove anew the inclusions between \( AC^i \) and logical classes of complexity and extend this inclusion to sublogarithmic classes of complexity.

**Definition 18.** We set:

- **Problem:** Translation from \( AC^i \) to PCC\(^i\).
- **Input:** \( L_{DC}(C) \) for \( C \) a family of Boolean circuits in \( AC^i \).
- **Output:** \( L_{DC}(\mathcal{C}) \) for \( \mathcal{C} \) a family of proof circuits in PCC\(^i\), such that for all \( n \in \mathbb{N} \), for all \( \overrightarrow{b} = b_{i_1}, \ldots, b_{i_n}, \mathcal{C}_n(\overrightarrow{b}) \rightarrow_{ev} b_j \) iff \( \mathcal{C}_n(i_1, \ldots, i_n) \) evaluates to \( j \).
Theorem 2. For all \( i \in \mathbb{N} \), translation from \( AC^i \) to \( PCC^i \) belongs to \( AC^0 \).

**Proof.** The translation from \( C \) to \( \mathcal{E} \) is obvious, it relies on coding: for every \( n \), a first constant-depth circuit associate to every node of \( C_n \) the corresponding piece simulating its Boolean function. If the fan-out of this node is \( i \), a \( DUPL^i \)-piece is associated to the exit of the piece, and the pieces are connected as the nodes. A second constant-depth circuit recollects the only free exit and the garbage of the pieces and connects it to the result tensor. The composition of this two Boolean circuits produces a constant-depth Boolean circuit that builds proof circuits.

It is easy to check that \( CON^i \), \( DIS^i \) and \( NEG \) represents \( \land^i \), \( \lor^i \) and \( \neg \) respectively. \( DUPL^i \) duplicates a value \( i \) times, \( b_0 \) and \( b_1 \) represent 0 and 1 by convention. The composition of these pieces does not raise any trouble: \( \mathcal{E}_n \) effectively simulates \( C_n \) on every input of size \( n \).

Concerning the bounds: the longest path between an entry or a constant and the result tensor go through at most \( 2 \times p(C_n) \) pieces and we know by lemma 1 that the increase of the depth is linear in the number of pieces crossed. We conclude that \( d(\mathcal{E}_n) = 2 \times 3 \times d(C_n) \) and that \( \mathcal{E}_n \) normalizes in \( O(d(C_n)) \) parallel steps.

Concerning the size, by counting we know that a gate of fan-in \( n \) and fan-out \( m \) is simulated by a piece made of \( O(m + n) \) links. As the number of edges in \( C_n \) is bounded by \( |C_n|^2 \), the size of \( \mathcal{E}_n \) is at most \( O(|C_n|^2) \).

**Fact 2.** As the reduction from \( C \) to \( \mathcal{E} \) is in \( AC^0 \), we know that this reduction is correct for Boolean circuit families in \( AC^0 \) and that every \( \mathcal{E} \) obtained by this translation is uniform.

This result brings a novelty in the study of the proof nets as a class of complexity, making them able to simulate very small classes of complexity born from the Boolean circuits.

**Theorem 3** (Simulation). For all \( i \in \mathbb{N} \), for all proof circuit family \( \mathcal{E} = (\mathcal{E}_n)_{n \in \mathbb{N}} \) in \( CCP^i \), there exists a family of Boolean circuits \( C = (C_n)_{n \in \mathbb{N}} \) in \( AC^i(UstConn_2) \) and a constant-depth circuit in \( AC^0 \) that given \( L_D(C) \) outputs \( L_D(C) \) such that for all \( v \equiv b_1 \ldots b_n \), \( \mathcal{E}_n(\bar{b}) \rightarrow ev. \ b_j \iff C_n(i_1, \ldots, i_n) \) evaluates to \( j \).

**Proof.** We know thanks to [8] that for \( r \in \{a, m, t\} \) an unbounded fan-in constant-depth circuit with \( O(|C_n|^3) \) nodes – with \( UstConn_2 \) gates to identify chains of axioms if \( r = t \) – is able to reduce all the \( r \)-cuts of \( \mathcal{E}_n \) in parallel.

A first constant-depth circuit establishes the configuration – which describes \( \mathcal{E}_n \) – from \( L_D(\mathcal{E}) \) and constant-depth circuits update this configuration after steps of normalization. Once the configuration of the normal form of \( \mathcal{E}_n \) is obtained, a last constant-depth circuit identifies the first proof net connected to the result tensor and establishes if it is \( b_0 \) or \( b_1 \) – that is to say if the result of the evaluation is \( \text{false} \) or \( \text{true} \).

As all the circuits are of constant depth, the depth of \( C_n \) is linear in \( d(\mathcal{E}_n) \). The size of \( C_n \) is \( O(|\mathcal{E}_n|^4) \): every circuit simulating a parallel reduction needs \( O(|\mathcal{E}_n|^3) \) nodes and in the worst case – if \( d(\mathcal{E}_n) \) is linear in the size of the proof circuit – \( O(|\mathcal{E}_n|) \) steps are needed to normalize the proof net.

The simulation is slightly different from the translation: the Boolean circuit does not have to identify the pieces of \( \mathcal{E}_n \), but simply to apply \( \Rightarrow \) to it until it reaches a normal form and then look at the value obtained.

**Theorem 4.** For all \( i \in \mathbb{N} \), \( AC^i \subseteq PCC^i \subseteq AC^i(UstConn_2) \).

**Proof.** By theorem 2 and theorem 3. The key point is to notice – as the reductions are in \( AC^0 \) – that \( AC^0 \subseteq PCC^0 \subseteq AC^0(UstConn_2) \).
Conclusion

By restricting ourselves to the uniform classes of complexity and by lightening the simulation of the Boolean functions by proof nets, we established the validity of results given by [8] and [6] when extended to constant-depth Boolean circuits. Those complexity classes are of great interest as they are below $L$ and mostly used in reductions. This paper proves that proof nets for Multiplicative Linear Logic are pertinent tools to study complexity classes, including very small ones.

The simulation of the parallel elimination of $t$-cuts by Boolean circuits needs $\text{UstConn}_2$ gates. But as $\text{UstConn}_2 \in L$, there is for the time being no clue if a sublogarithmic Boolean circuit can simulate Boolean proof nets: $AC^0(\text{UstConn}_2) \subseteq AC^2 \supseteq L$.

Our future work will aim to prove that proof nets are a model of computation as relevant as Alternating Turing Machines but easier to manipulate: as we are in an implicit complexity framework, the size of our object suffices to know in which class of complexity it rests, whereas the only way of knowing where is an ATM is to run it on inputs. We already have gateways – by using correspondences with Boolean circuits – between Boolean proof nets and ATM, but our objective is to establish direct proofs.

References